









**DRV8835** 

SLVSB18H - MARCH 2012 - REVISED AUGUST 2016

# DRV8835 Dual Low-Voltage H-Bridge IC

#### **Features**

- **Dual-H-Bridge Motor Driver** 
  - Capable of Driving Two DC Motors or One Stepper Motor
  - Low-MOSFET ON-Resistance:  $HS + LS 305 m\Omega$
- 1.5-A Maximum Drive Current Per H-Bridge
- Configure Bridges Parallel for 3-A Drive Current
- Separate Motor and Logic-Supply Pins:
  - 0-V to 11-V Motor-Operating Supply-Voltage
  - 2-V to 7-V Logic Supply-Voltage
- Separate Logic and Motor Power Supply Pins
- Flexible PWM or PHASE/ENABLE Interface
- Low-Power Sleep Mode With 95-nA Maximum Supply Current
- Tiny 2.00-mm × 3.00-mm WSON Package

## Applications

- Battery-Powered:
  - Cameras
  - **DSLR Lenses**
  - Consumer Products
  - Toys
  - Robotics
  - **Medical Devices**

### 3 Description

The DRV8835 provides an integrated motor driver solution for cameras, consumer products, toys, and other low-voltage or battery-powered motion control applications. The device has two H-bridge drivers, and drives two DC motors or one stepper motor, as well as other devices like solenoids. The output driver block for each consists of N-channel power MOSFETs configured as an H-bridge to drive the motor winding. An internal charge pump generates gate drive voltages.

The DRV8835 supplies up to 1.5-A of output current per H-bridge and operates on a motor power supply voltage from 0 V to 11 V, and a device power supply voltage of 2 V to 7 V.

PHASE/ENABLE and IN/IN interfaces are compatible with industry-standard devices.

are provided for Internal shutdown functions overcurrent protection, short circuit protection, undervoltage lockout, and overtemperature.

The DRV8835 is packaged in a tiny 12-pin WSON package (Eco-friendly: RoHS and no Sb/Br).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |
|-------------|-----------|-------------------|--|
| DRV8835     | WSON (12) | 2.00 mm × 3.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                           | 8  | Application and Implementation                      | 12 |
|---|--------------------------------------|----|-----------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.1 Application Information                         | 12 |
| 3 | Description 1                        |    | 8.2 Typical Application                             | 12 |
| 4 | Revision History2                    | 9  | Power Supply Recommendations                        | 14 |
| 5 | Pin Configuration and Functions 4    |    | 9.1 Bulk Capacitance                                | 14 |
| 6 | Specifications5                      |    | 9.2 Power Supplies and Input Pins                   | 14 |
| • | 6.1 Absolute Maximum Ratings 5       | 10 | Layout                                              | 15 |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines                              | 15 |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                                 | 15 |
|   | 6.4 Thermal Information              |    | 10.3 Thermal Considerations                         | 15 |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                    | 17 |
|   | 6.6 Timing Requirements              |    | 11.1 Documentation Support                          | 17 |
|   | 6.7 Typical Characteristics          |    | 11.2 Receiving Notification of Documentation Update |    |
| 7 | Detailed Description9                |    | 11.3 Community Resources                            | 17 |
|   | 7.1 Overview                         |    | 11.4 Trademarks                                     | 17 |
|   | 7.2 Functional Block Diagram         |    | 11.5 Electrostatic Discharge Caution                | 17 |
|   | 7.3 Feature Description              |    | 11.6 Glossary                                       | 17 |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable Information    | 17 |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | hanges from Revision G (May 2016) to Revision H                                                                                                                                                                                                                                     | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed the value of the capacitor on the VM pin from 10 µF to 0.1 µF in the <i>Parallel Mode Connections</i> figure  Added one capacitor to the VM pin and updated the value of the existing capacitor on the VM pin in the <i>Layout</i>                                          |      |
| •        | Example  Deleted references to TI's PowerPAD package and updated it with thermal pad where applicable                                                                                                                                                                               |      |
| <u>.</u> | Added the Receiving Notification of Documentation Updates section                                                                                                                                                                                                                   |      |
| CI       | hanges from Revision F (April 2016) to Revision G                                                                                                                                                                                                                                   | Page |
| •        | Changed the Layout Guidelines to clarify the guidelines for the VM pin                                                                                                                                                                                                              | 15   |
| CI       | hanges from Revision E (December 2015) to Revision F                                                                                                                                                                                                                                | Page |
| •        | Deleted nFAULT from the Simplified Schematic in the Description section                                                                                                                                                                                                             | 1    |
| CI       | hanges from Revision D (January 2014) to Revision E                                                                                                                                                                                                                                 | Page |
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |



| CI | hanges from Revision C (September 2013) to Revision D                                        | Page |
|----|----------------------------------------------------------------------------------------------|------|
| •  | Changed Features bullet                                                                      | 1    |
| •  | Changed motor supply voltage range in Description section                                    | 1    |
| •  | Changed Motor power supply voltage range in Recommended Operating Conditions                 | 5    |
| •  | Added t <sub>OCR</sub> and t <sub>DEAD</sub> parameters to <i>Electrical Characteristics</i> | 6    |
| •  | Added paragraph to Power Supplies and Input Pins section                                     | 14   |



# 5 Pin Configuration and Functions

#### DSS Package 12-Pin WSON With Exposed Thermal Pad Top View



#### **Pin Functions**

| PIN              |       | I/O <sup>(1)</sup> | DESCRIPTION                   | EXTERNAL COMPONENTS OR                                                                                      |
|------------------|-------|--------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------|
| NAME             | NO.   | 1/OV/ DESCRIPTION  |                               | CONNECTIONS                                                                                                 |
| POWER AND G      | ROUND |                    |                               |                                                                                                             |
| GND, Thermal pad | 6     | _                  | Device ground                 |                                                                                                             |
| VM               | 1     | _                  | Motor supply                  | Bypass to GND with a 0.1-μF (minimum) ceramic capacitor                                                     |
| VCC              | 12    | _                  | Device supply                 | Bypass to GND with a 0.1-μF (minimum) ceramic capacitor                                                     |
| CONTROL          |       |                    |                               |                                                                                                             |
| MODE             | 11    | I                  | Input mode select             | Logic low selects IN/IN mode<br>Logic high selects PH/EN mode<br>Internal pulldown resistor                 |
| AIN1/APHASE      | 10    | I                  | Bridge A input 1/PHASE input  | IN/IN mode: Logic high sets AOUT1 high PH/EN mode: Sets direction of H-bridge A Internal pulldown resistor  |
| AIN2/AENBL       | 9     | I                  | Bridge A input 2/ENABLE input | IN/IN mode: Logic high sets AOUT2 high PH/EN mode: Logic high enables H-bridge A Internal pulldown resistor |
| BIN1/BPHASE      | 8     | Ι                  | Bridge B input 1/PHASE input  | IN/IN mode: Logic high sets BOUT1 high PH/EN mode: Sets direction of H-bridge B Internal pulldown resistor  |
| BIN2/BENBL       | 7     | I                  | Bridge B input 2/ENABLE input | IN/IN mode: Logic high sets BOUT2 high PH/EN mode: Logic high enables H-bridge B Internal pulldown resistor |
| OUTPUT           |       |                    |                               | •                                                                                                           |
| AOUT1 2          |       | 0                  | Bridge A output 1             | Connect to motor winding A                                                                                  |
| AOUT2            | 3     | 0                  | Bridge A output 2             | Connect to motor winding A                                                                                  |
| BOUT1            | 4     | 0                  | Bridge B output 1             | Connect to motor winding B                                                                                  |
| BOUT2            | 5     | 0                  | Bridge B output 2             | Connect to motor winding b                                                                                  |

<sup>(1)</sup> Directions: I = input, O = output



### 6 Specifications

### 6.1 Absolute Maximum Ratings

See (1)(2)

|                  |                                                        | MIN     | MAX          | UNIT |
|------------------|--------------------------------------------------------|---------|--------------|------|
|                  | Power supply voltage, VM                               | -0.3    | 12           | V    |
|                  | Power supply voltage, VCC                              | -0.3    | 7            | V    |
|                  | Digital input pin voltage                              | -0.5    | VCC + 0.5    | V    |
|                  | Peak motor drive output current                        | Interna | ally limited | Α    |
|                  | Continuous motor drive output current per H-bridge (3) | -1.5    | 1.5          | Α    |
| TJ               | Operating junction temperature                         | -40     | 150          | °C   |
| T <sub>stg</sub> | Storage temperature                                    | -60     | 150          | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| .,                 | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 | .,   |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

 $T_A = 25$ °C (unless otherwise noted)

|                  |                                        | MIN | NOM MAX  | UNIT |
|------------------|----------------------------------------|-----|----------|------|
| $V_{CC}$         | Device power supply voltage            | 2   | 7        | V    |
| $V_{M}$          | Motor power supply voltage             | 0   | 11       | V    |
| V <sub>IN</sub>  | Logic level input voltage              | 0   | $V_{CC}$ | V    |
| I <sub>OUT</sub> | H-bridge output current <sup>(1)</sup> | 0   | 1.5      | Α    |
| $f_{PWM}$        | Externally applied PWM frequency       | 0   | 250      | kHz  |

<sup>(1)</sup> Power dissipation and thermal limits must be observed.

### 6.4 Thermal Information

|                        |                                              | DRV8835    |      |  |
|------------------------|----------------------------------------------|------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | DSS (WSON) | UNIT |  |
|                        |                                              | 12 PINS    | -    |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 50.4       | °C/W |  |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 58         | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 19.9       | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.9        | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 20         | °C/W |  |
| R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 6.9        | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

All voltage values are with respect to network ground terminal.

<sup>(3)</sup> Power dissipation and thermal limits must be observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

 $T_A = 25$ °C,  $V_M = 5$  V,  $V_{CC} = 3$  V (unless otherwise noted)

|                     | PARAMETER                         | TEST CONDITIONS                                                                                 | MIN                 | TYP | MAX                 | UNIT  |
|---------------------|-----------------------------------|-------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|-------|
| POWER S             | SUPPLY                            |                                                                                                 |                     |     |                     |       |
|                     | VM energting cumply current       | No PWM, no load                                                                                 |                     | 85  | 200                 |       |
| $I_{VM}$            | VM operating supply current       | 50 kHz PWM, no load                                                                             |                     | 650 | 2000                | μA    |
|                     | VM aloop made supply current      | $V_M = 2 \text{ V}, V_{CC} = 0 \text{ V}, \text{ all inputs } 0 \text{ V}$                      |                     | 5   |                     | nA    |
| $I_{VMQ}$           | VM sleep mode supply current      | $V_M = 5 \text{ V}, V_{CC} = 0 \text{ V}, \text{ all inputs } 0 \text{ V}$                      |                     | 10  | 95                  | ΠA    |
| $I_{VCC}$           | VCC operating supply current      |                                                                                                 |                     | 450 | 2000                | μΑ    |
| V                   | VCC undervoltage lockout          | V <sub>CC</sub> rising                                                                          |                     |     | 2                   | V     |
| $V_{UVLO}$          | voltage                           | V <sub>CC</sub> falling                                                                         |                     |     | 1.9                 | V     |
| LOGIC-LE            | EVEL INPUTS                       |                                                                                                 |                     |     |                     |       |
| $V_{IL}$            | Input low voltage                 |                                                                                                 |                     |     | $0.3 \times V_{CC}$ | V     |
| $V_{IH}$            | Input high voltage                |                                                                                                 | $0.5 \times V_{CC}$ |     |                     | V     |
| $I_{\text{IL}}$     | Input low current                 | $V_{IN} = 0$                                                                                    | -5                  |     | 5                   | μΑ    |
| I <sub>IH</sub>     | Input high current                | V <sub>IN</sub> = 3.3 V                                                                         |                     |     | 50                  | μΑ    |
| R <sub>PD</sub>     | Pulldown resistance               |                                                                                                 |                     | 100 |                     | kΩ    |
| H-BRIDG             | E FETS                            |                                                                                                 |                     |     |                     |       |
| Б                   | HS + LS FET on resistance         | $V_{CC} = 3 \text{ V}, V_{M} = 3 \text{ V}, I_{O} = 800 \text{ mA}, T_{J} = 25^{\circ}\text{C}$ |                     | 370 | 420                 | mΩ    |
| R <sub>DS(ON)</sub> | HS + LS FET ON Tesistance         | $V_{CC} = 5 \text{ V}, V_{M} = 5 \text{ V}, I_{O} = 800 \text{ mA}, T_{J} = 25^{\circ}\text{C}$ |                     | 305 | 355                 | 11177 |
| I <sub>OFF</sub>    | OFF-state leakage current         |                                                                                                 |                     |     | ±200                | nA    |
| PROTECT             | TION CIRCUITS                     |                                                                                                 |                     |     |                     |       |
| I <sub>OCP</sub>    | Overcurrent protection trip level |                                                                                                 | 1.6                 |     | 3.5                 | Α     |
| t <sub>DEG</sub>    | Overcurrent de-glitch time        |                                                                                                 |                     | 1   |                     | μs    |
| t <sub>OCR</sub>    | Overcurrent protection retry time |                                                                                                 |                     | 1   |                     | ms    |
| t <sub>DEAD</sub>   | Output dead time                  |                                                                                                 |                     | 100 |                     | ns    |
| t <sub>TSD</sub>    | Thermal shutdown temperature      | Die temperature                                                                                 | 150                 | 160 | 180                 | °C    |



# 6.6 Timing Requirements

 $T_{\text{A}}$  = 25°C,  $V_{\text{M}}$  = 5 V,  $V_{\text{CC}}$  = 3 V,  $R_{\text{L}}$  = 20  $\Omega$ 

| NO. |                 |                                       | MIN | MAX | UNIT |
|-----|-----------------|---------------------------------------|-----|-----|------|
| 1   | t <sub>1</sub>  | Delay time, xPHASE high to xOUT1 low  |     | 300 | ns   |
| 2   | t <sub>2</sub>  | Delay time, xPHASE high to xOUT2 high |     | 200 | ns   |
| 3   | t <sub>3</sub>  | Delay time, xPHASE low to xOUT1 high  |     | 200 | ns   |
| 4   | t <sub>4</sub>  | Delay time, xPHASE low to xOUT2 low   |     | 300 | ns   |
| 5   | t <sub>5</sub>  | Delay time, xENBL high to xOUTx high  |     | 200 | ns   |
| 6   | t <sub>6</sub>  | Delay time, xENBL high to xOUTx low   |     | 300 | ns   |
| 7   | t <sub>7</sub>  | Output enable time                    |     | 300 | ns   |
| 8   | t <sub>8</sub>  | Output disable time                   |     | 300 | ns   |
| 9   | t <sub>9</sub>  | Delay time, xINx high to xOUTx high   |     | 160 | ns   |
| 10  | t <sub>10</sub> | Delay time, xINx low to xOUTx low     |     | 160 | ns   |
| 11  | t <sub>R</sub>  | Output rise time                      | 30  | 188 | ns   |
| 12  | t <sub>F</sub>  | Output fall time                      | 30  | 188 | ns   |





Figure 1. Timing Requirements



### 6.7 Typical Characteristics





### 7 Detailed Description

#### 7.1 Overview

The DRV8835 is an integrated motor-driver solution used for brushed motor control. The device integrates two H-bridges, and drives two DC motor or one stepper motor. The output driver block for each H-bridge consists of N-channel power MOSFETs. An internal charge pump generates the gate drive voltages. Protection features include overcurrent protection, short circuit protection, undervoltage lockout, and overtemperature protection.

The bridges connect in parallel for additional current capability.

The DRV8835 allows separation of the motor voltage and logic voltage if desired. If VM and VCC are less than 7 V, the two voltages can be connected.

The mode pin allow selection of either a PHASE/ENABLE or IN/IN interface.

### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Submit Documentation Feedback



### 7.3 Feature Description

#### 7.3.1 Protection Circuits

The DRV8835 is fully protected against undervoltage, overcurrent, and overtemperature events.

#### 7.3.1.1 Overcurrent Protection (OCP)

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the OCP time, all FETs in the H-bridge disable. After approximately 1 ms, the bridge re-enable automatically.

Overcurrent conditions on both high-side and low-side devices; a short to ground, supply, or across the motor winding result in an overcurrent shutdown.

### 7.3.1.2 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge disable. Operation automatically resumes once the die temperature falls to a safe level.

### 7.3.1.3 Undervoltage Lockout (UVLO)

If at any time the voltage on the VCC pins falls below the undervoltage lockout threshold voltage, all circuitry in the device disable, and internal logic resets. Operation resumes when VCC rises above the UVLO threshold.

**Table 1. Device Protection** 

| FAULT                   | CONDITION   | ERROR REPORT | H-BRIDGE | INTERNAL<br>CIRCUITS | RECOVERY         |
|-------------------------|-------------|--------------|----------|----------------------|------------------|
| VCC undervoltage (UVLO) | VCC < VUVLO | None         | Disabled | Disabled             | VCC > VUVLO      |
| Overcurrent (OCP)       | IOUT > IOCP | None         | Disabled | Operating            | tOCR             |
| Thermal Shutdown (TSD)  | TJ > TTSD   | None         | Disabled | Operating            | TJ < TTSD - THYS |

#### 7.4 Device Functional Modes

The DRV8835 is active when the VCC is set to a logic high. When in sleep mode, the H-bridge FETs are disabled (HIGH-Z).

**Table 2. Device Operating Modes** 

| OPERATING MODE    | CONDITION               | H-BRIDGE  | INTERNAL CIRCUITS |
|-------------------|-------------------------|-----------|-------------------|
| Operating         | nSLEEP high             | Operating | Operating         |
| Sleep mode        | nSLEEP low              | Disabled  | Disabled          |
| Fault encountered | Any fault condition met | Disabled  | See Table 1       |



### 7.4.1 Bridge Control

Two control modes are available in the DRV8835: IN/IN mode, and PHASE/ENABLE mode. IN/IN mode is selected if the MODE pin is driven low or left unconnected; PHASE/ENABLE mode is selected if the MODE pin is driven to logic high. Table 3 and Table 4 show the logic for these modes.

Table 3. IN/IN Mode

| MODE | xIN1 | xIN2 | xOUT1 | xOUT2 | FUNCTION<br>(DC MOTOR) |
|------|------|------|-------|-------|------------------------|
| 0    | 0    | 0    | Z     | Z     | Coast                  |
| 0    | 0    | 1    | L     | Н     | Reverse                |
| 0    | 1    | 0    | Н     | L     | Forward                |
| 0    | 1    | 1    | L     | L     | Brake                  |

Table 4. Phase/Enable Mode

| MODE | xENABLE | xPHASE | xOUT1 | xOUT2 | FUNCTION<br>(DC MOTOR) |
|------|---------|--------|-------|-------|------------------------|
| 1    | 0       | X      | L     | L     | Brake                  |
| 1    | 1       | 1      | L     | Н     | Reverse                |
| 1    | 1       | 0      | Н     | L     | Forward                |

### 7.4.2 Sleep Mode

If the VCC pin reaches 0 V, the DRV8835 enters a low-power sleep mode. In this state all unnecessary internal circuitry powers down. For minimum supply current, all inputs should be low (0 V) during sleep mode.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The DRV8835 is used in one or two motor control applications. Configure the DRV8835 in parallel to provide double the current to one motor. The following design procedure can be used to configure the DRV8835 in a brushed motor application.

### 8.2 Typical Application

The two H-bridges in the DRV8835 connect in parallel for double the current of a single H-bridge. Figure 6 shows the connections.



Copyright © 2016, Texas Instruments Incorporated

Copyright © 2012-2016, Texas Instruments Incorporated

Figure 6. Parallel Mode Connections

#### 8.2.1 Design Requirements

Table 5 lists the design requirements.

**Table 5. Design Requirements** 

| DESIGN PARAMETER         | REFERENCE          | VALUE |
|--------------------------|--------------------|-------|
| Motor voltage            | VCC                | 4 V   |
| Motor RMS current        | I <sub>RMS</sub>   | 0.3 A |
| Motor startup current    | I <sub>START</sub> | 0.6 A |
| Motor current trip point | I <sub>LIMIT</sub> | 0.5 A |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Motor Voltage

The appropriate motor voltage depends on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.

#### 8.2.2.2 Lower-Power Operation

When entering sleep mode, TI recommends setting all inputs as a logic low to minimize system power.

#### 8.2.3 Application Curve

The following scope captures motor startup as V<sub>CC</sub> ramps from 0 V to 6 V. Channel 1 is VCC, Channel 2 is VM, and Channel 4 is the motor current of an unloaded motor during startup. The motor used is a NMB Technologies Corporation, PPN7PA12C1. As VCC and VM ramp, the current in the motor increases until the motor speed builds up. The motor current then reduces for normal operation.

Inputs are set as follows:

Mode: IN/IN AIN1: High



Channel 1: VM Channel 2: VCC IN1 = Logic High IN2 = Logic Low

Motor used: NMB Technologies Corporation, PPN7PA12C1

Figure 7. Motor Startup With No Load

Channel 4: Motor current



### 9 Power Supply Recommendations

### 9.1 Bulk Capacitance

The appropriate local bulk capacitance is an important factor in motor drive system design. More bulk capacitance is generally beneficial, but may increase costs and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- The power supply's capacitance and ability to source current
- · The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

### 9.2 Power Supplies and Input Pins

There is a weak pulldown resistor (approximately 100 k $\Omega$ ) to ground on the input pins.

VCC and VM may be applied and removed in any order. When VCC is removed, the device enters a low power state and draws very little current from VM. To minimize current draw, keep the input pins at 0 V during sleep mode.

The VM voltage supply does not have any undervoltage lockout protection (UVLO), so as long as VCC > 1.8 V, the internal device logic remains active. This means that the VM pin voltage may drop to 0 V, however, the load may not be sufficiently driven at low-VM voltages.



### 10 Layout

#### 10.1 Layout Guidelines

The VCC pin should be bypassed to GND using low-ESR ceramic bypass capacitors with a recommended value of 0.1 μF rated for VCC. This capacitor should be placed as close to the VCC pin as possible with a thick trace.

The VM pin should be bypassed to GND using low-ESR ceramic bypass capacitors with a recommended value of 0.1  $\mu$ F rated for VM. This capacitor should be placed as close to the VM pin as possible with a thick trace. The VM pin must bypass to ground using an appropriate bulk capacitor. This component can be an electrolytic and should be located close to the DRV8835.

#### 10.2 Layout Example



Figure 8. Layout Recommendation

#### 10.3 Thermal Considerations

The DRV8835 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 150°C, the device disables until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or excessively high ambient temperature.



### Thermal Considerations (continued)

#### 10.3.1 Power Dissipation

Power dissipation in the DRV8835 is dominated by the power dissipated in the output FET resistance, or R<sub>DS(on)</sub>. Average power dissipation when running both H-bridges can be roughly estimated by Equation 1:

$$P_{TOT} = 2 \times R_{DS(ON)} \times (I_{OUT(RMS)})^2$$

where

P<sub>TOT</sub> is the total power dissipation, R<sub>DS(ON)</sub> is the resistance of the HS plus LS FETs, and I<sub>OUT(RMS)</sub> is the RMS output current being applied to each winding. I<sub>OUT(RMS)</sub> is equal to the approximately 0.7× the full-scale output current setting. The factor of 2 comes from the fact that there are two H-bridges.

The maximum amount of power dissipated in the device is dependent on ambient temperature and heatsinking.

#### NOTE

R<sub>DS(on)</sub> increases with temperature, so as the device heats, the power dissipation increases. Consider this increase when sizing the heatsink.

The power dissipation of the DRV8835 is a function of RMS motor current and the resistance of each FET  $(R_{DS(ON)})$ , see Equation 2.

Power 
$$\approx I_{RMS}2 \times (High-Side R_{DS(on)} + Low-Side R_{DS(on)})$$
 (2)

For this example, the ambient temperature is 35°C, and the junction temperature reaches 65°C. At 65°C, the sum of  $R_{DS(on)}$  is about 1  $\Omega$ . With an example motor current of 0.8 A, the dissipated power in the form of heat will be 0.8  $A^2 \times 1 \Omega = 0.64$  W.

The temperature that the DRV8835 reaches depends on the thermal resistance to the air and PCB. It is important to solder the device thermal pad to the PCB ground plane, with vias to the top and bottom board layers, in order dissipate heat into the PCB and reduce the device temperature. In the example used here, the DRV8835 had an effective thermal resistance  $R_{AJA}$  of  $47^{\circ}$ C/W, and as shown in Equation 3.

$$T_J = T_A + (P_D \times R_{\theta JA}) = 35^{\circ}C + (0.64 \text{ W} \times 47^{\circ}C/\text{W}) = 65^{\circ}C$$
 (3)

### 10.3.2 Heatsinking

The package uses an exposed pad to remove heat from the device. For proper operation, this pad must thermally connect to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For more PCB design details, refer to QFN/SON PCB Attachment and AN-1187 Leadless Leadframe Package (LLP), available at www.ti.com.

In general, the more copper area that is provided, the more power can be dissipated.



### 11 Device and Documentation Support

### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- AN-1187 Leadless Leadframe Package (LLP) (SNOA401)
- Calculating Motor Driver Power Dissipation (SLVA504)
- DRV8835/DRV8836 Evaluation Module (SLVU694)
- QFN/SON PCB Attachment (SLUA271)
- Understanding Motor Driver Current Ratings (SLVA505)

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

6-Jul-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| DRV8835DSSR      | ACTIVE | WSON         | DSS                | 12   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 835            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Jul-2016

PACKAGE MATERIALS INFORMATION

www.ti.com 6-Jul-2016

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8835DSSR | WSON            | DSS                | 12 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

www.ti.com 6-Jul-2016



#### \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| I | DRV8835DSSR | WSON         | DSS             | 12   | 3000 | 210.0       | 185.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4209244/D





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. It is recommended that vias located under solder paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.